Paper Title
Design Of A Large Signal Memory Array For High Frequency Microprocessors

This paper focuses on designing an 80 bit 160 entry Register File for uncore applications like Cache controller, DRAM controller, Hard disk controller and Integrated graphics controller rather than the core instructions or data. The main objective is to develop a methodology to optimize the LSA in area, performance, power, robust to noise and be able to perform in low voltage conditions. This is done by determining the characterization results of Read and Write word line drivers and Bit line drivers. The characterization results are obtained using Cadence RTL Compiler . Keywords – Bit line driver, Memory cell, Register File, Word line driver.