Paper Title :Design an Efficient Majority Logic GDI Carry- Select Adder
Author :N. Gopi Chand, S. Baba Fariddin, Sk. Mohiddin
Article Citation :N. Gopi Chand ,S. Baba Fariddin ,Sk. Mohiddin ,
(2018 ) " Design an Efficient Majority Logic GDI Carry- Select Adder " ,
International Journal of Electrical, Electronics and Data Communication (IJEEDC) ,
pp. 22-25,
Volume-6,Issue-10
Abstract : In modern VLSI, CMOS technologies are invented and the size is reducing day by day. So the complexities
increases resulting into the high integration. Here a 1 bit and 8 bit Carry Select Adder (CSLA) is proposed to obtain efficient
design. By introducing traditional full adder, conventional CSLAs are designed. The complexity obtained in the system is
represented from power consumption and area. So this problem is solved by implementing modern technique on the CSLA.
Moreover the logic gates are designed which is based on the technique of Gate Diffusion Input (GDI). It can observe that the
both area and power consumption is reduced from proposed design. It is shows that the power for 1-bit is reduced and the
power for 8-bit is reduced. The simulation results exhibits that the GDI design performs better than the CMOS logic design.
Index terms - CSLA(Carry Select Adder (CSLA); GDI (Gate Diffusion Input) Technique; RCA (Ripple Carry Adder).
Type : Research paper
Published : Volume-6,Issue-10
DOIONLINE NO - IJEEDC-IRAJ-DOIONLINE-13981
View Here
Copyright: © Institute of Research and Journals
|
|
| |
|
PDF |
| |
Viewed - 67 |
| |
Published on 2018-12-29 |
|