International Journal of Electrical, Electronics and Data Communication (IJEEDC)
eISSN:2320-2084 , pISSN:2321-2950
.
Follow Us On :
current issue
Volume-12,Issue-8  ( Aug, 2024 )
ARCHIVES
  1. Volume-12,Issue-7  ( Jul, 2024 )
  2. Volume-12,Issue-6  ( Jun, 2024 )
  3. Volume-12,Issue-5  ( May, 2024 )

Statistics report
Dec. 2024
Submitted Papers : 80
Accepted Papers : 10
Rejected Papers : 70
Acc. Perc : 12%
Issue Published : 140
Paper Published : 1764
No. of Authors : 4906
  Journal Paper


Paper Title :
Design of Floating-Point Multiplier for Logic and Power Optimization: A Review

Author :Sampath Kumar V, Rashika Anurag, Khushi Sangal, Sanyam Jain, Shristi Bharti

Article Citation :Sampath Kumar V ,Rashika Anurag ,Khushi Sangal ,Sanyam Jain ,Shristi Bharti , (2023 ) " Design of Floating-Point Multiplier for Logic and Power Optimization: A Review " , International Journal of Electrical, Electronics and Data Communication (IJEEDC) , pp. 32-37, Volume-11,Issue-5

Abstract : Floating-point representation of any fractional number offers a wider dynamic range which makes it extremely compliant and scalable against fixed-point representation. Since fractional numbers are frequently used in computation, such as in astronomical calculations, graphics processing, and signal processing, floating-point representation becomes the ideal representation for them. Floating-point multipliers perform differently depending on the multiplier design. The purpose of this paper is to review various studies done in the field of floating-point multipliers, such as the Modified Booth multiplier, Array multiplier, Dadda multiplier, Wallace Tree multiplier, and Vedic multiplier. A floating-point multiplier's performance is evaluated based on a number of attributes, including speed, latency, area, and power consumption. In the design phase, Verilog HDL is used, and in the simulation phase, Xilinx Isim is used. To implement RTL blocks created with Xilinx ISE 14.7, FPGA devices were used. Keyword - Floating-point Numbers, Single-precision (32-bit), Double-precision (64-bit), IEEE-754, Array, Modified Booth, Wallace tree, Dadda tree, Vedic, Verilog HDL, Xilinx ISE, FPGA.

Type : Research paper

Published : Volume-11,Issue-5


DOIONLINE NO - IJEEDC-IRAJ-DOIONLINE-19759   View Here

Copyright: © Institute of Research and Journals

| PDF |
Viewed - 34
| Published on 2023-08-24
   
   
IRAJ Other Journals
IJEEDC updates
Volume-12,Issue-8(Aug ,2024) Want to join us ? CLick here http://ijeedc.iraj.in/join_editorial_board.php
The Conference World

JOURNAL SUPPORTED BY

ADDRESS

Technical Editor, IJEEDC
Department of Journal and Publication
Plot no. 30, Dharma Vihar,
Khandagiri, Bhubaneswar, Odisha, India, 751030
Mob/Whatsapp: +91-9040435740